# BLE0102C2P

# Bluetooth Low energy Module Hardware Datasheet

Rev 1.0



Chongqing JINOU Science and Technology Development Co., Ltd.  $\,$ 

2012-05-25

# Contents

| 1. | Features      | S                            | 1  |
|----|---------------|------------------------------|----|
| 2. | Product       | Description                  | 1  |
| 3. | Applicati     | ions                         | 2  |
| 4. | Block Dia     | agram                        | 3  |
| 5. | Pin Desc      | riptions                     | 3  |
|    | 5.1 Devic     | ce Terminal                  | 3  |
|    | 5.2 Devic     | ce Terminal Functions        | 4  |
| 6. |               | pecifications                |    |
|    | 6.1 ABSOL     | LUTE MAXIMUM RATINGS (1)     | 5  |
|    | 6.2 RECOM     | MMENDED OPERATING CONDITIONS | 5  |
|    | 6.3 ELECT     | TRICAL CHARACTERISTICS       | 5  |
|    | 6.4 GENER     | RAL CHARACTERISTICS          | 6  |
|    | 6.6 RF RE     | ECEIVE SECTION               | 6  |
|    | 6.7 RF TR     | RANSMIT SECTION              | 7  |
|    | 6.8 ANALO     | OG TEMPERATURE SENSOR        | 7  |
|    | 6.9 ADC C     | CHARACTERISTICS              | 8  |
|    | 6.10 DC C     | CHARACTERISTICS              | 10 |
| 7. | BLOCK DE      | SCRIPTION                    | 10 |
| 8. | Solder Profil | les                          | 12 |
| 9. | Physical Dir  | mensions                     | 13 |

# BLE0102C2P



#### 1. Features

- True Single-Chip BLE Solution: CC2540 Can Run Both Application and BLE Protocol Stack, Includes Peripherals to Interface With Wide Range of Sensors, Etc.
- Programmable Output Power Up to 4.5 dBm
- IR Generation Circuitry
- · Powerful Five-Channel DMA
- · 12-Bit ADC With Eight Channels and Configurable Resolution
- Two Powerful USARTs With Support for Several Serial Protocols
- 17 General-Purpose I/O Pins
- · Low Power Mode:

Active Mode RX Down to 19.6 mA

Active Mode TX (-6dBm): 24 mA

Power Mode 1 (3-ms Wake-Up): 235 uA

Power Mode 2 (Sleep Timer On): 0.9 uA

Power Mode 3 (External Interrupts): 0.4 uA

• Wide Supply-Voltage Range (2 V–3.6 V)

Full RAM and Register Retention in All Power Modes

- Nominal Supply Voltage at  $3.3\pm0.1V$
- Surface-mount, Size:  $31.8 \times 14.5$  (unit: mm error =  $\pm 0.2$ mm)

## 2. Product Description

The BLE0102C2P module (chip CC2540) is a cost-effective, low-power, true system-on-chip (SoC) for *Bluetooth* low energy applications. It enables robust BLE master or slave nodes to be built with very low total

bill-of-material costs. The CC2540 combines an excellent RF transceiver with an industry-standard enhanced 8051 MCU, in-system programmable flash memory, 8-KB RAM, and many other powerful supporting features and peripherals. The CC2540 is suitable for systems where very low power consumption is required. Very low-power sleep modes are available. Short transition times between operating modes further enable low power consumption.

The CC2540 comes in two different versions: CC2540F128/F256, with 128 and 256 KB of flash memory, respectively.

Combined with the *Bluetooth* low energy protocol stack from Texas Instruments, the CC2540F128/F256 forms the market's most flexible and cost-effective single-mode *Bluetooth* low energy solution.

## 3. Applications

2.4-GHz Bluetooth low energy Systems

Mobile Phone Accessories

Sports and Leisure Equipment

Consumer Electronics

Human Interface Devices (Keyboard, Mouse, Remote Control)

USB Dongles

Health Care and Medical

# 4. Block Diagram



## 5. Pin Descriptions

5.1 Device Terminal

| 5. 1 | Device Terminal |        |      |     |
|------|-----------------|--------|------|-----|
| No.  | Des             |        | Des  | No. |
| 1    | GND             |        |      | 38  |
| 2    | NC              |        |      | 37  |
| 3    | GND             |        | GND  | 36  |
| 4    | P0-0            |        | P1-0 | 35  |
| 5    | NC              |        | P1-4 | 34  |
| 6    | RESET           | 5 80   | P1-5 | 33  |
| 7    | NC              |        | P1-6 | 32  |
| 8    | DC              | H H    | P1-7 | 31  |
| 9    | DD              | 5 3    | P0-6 | 30  |
| 10   | NC              | 2      | P2-0 | 29  |
| 11   | UART_CTS        | E H    | P1-1 | 28  |
| 12   | UART_TX         |        | NC   | 27  |
| 13   | UART_RTS        | R H    | NC   | 26  |
| 14   | UART_RX         | 5 3    | NC   | 25  |
| 15   | NC              |        | NC   | 24  |
| 16   | VCC             | K H    | NC   | 23  |
| 17   | GND             |        | NC   | 22  |
| 18   | P0-1            | □61 &□ | P1-2 | 21  |
| 19   | P1-3            |        | P0-7 | 20  |

#### 5.2 Device Terminal Functions

| PIN | NAME     | PIN TYPE      | DESCRIPTION                     |
|-----|----------|---------------|---------------------------------|
| 1   | GND      | Ground        | Connect to GND                  |
| 2   | NC       |               | Do Not Connect This Pin         |
| 3   | GND      | Ground        | Connect to GND                  |
| 4   | P0-0     | Digital I/O   | Port 0.0                        |
| 5   | NC       |               | Do Not Connect This Pin         |
| 6   | RESET    | Digital input | Reset, active-low               |
| 7   | NC       |               | Do Not Connect This Pin         |
| 8   | DC       | Debug Clock   | Debug data interface            |
| 9   | DD       | Debug Data    | Debug data interface            |
| 10  | NC       |               | Do Not Connect This Pin         |
| 11  | UART_CTS | Digital I/O   | UART clear to send active low   |
| 12  | UART_TX  | Digital I/O   | UART data output                |
| 13  | UART_RTS | Digital I/O   | UART request to send active low |
| 14  | UART_RX  | Digital I/O   | UART data input                 |
| 15  | NC       |               | Do Not Connect This Pin         |
| 16  | Vcc      | Power Supply  | +3.3V Power Supply              |
| 17  | GND      | Ground        | Connect to GND                  |
| 18  | P0-1     | Digital I/O   | Port 0.1                        |
| 19  | P1-3     | Digital I/O   | Port 1.3                        |
| 20  | P0-7     | Digital I/O   | Port 0.7                        |
| 21  | P1-2     | Digital I/O   | Port 1.2                        |
| 22  | NC       |               | Do Not Connect This Pin         |
| 23  | NC       |               | Do Not Connect This Pin         |
| 24  | NC       |               | Do Not Connect This Pin         |
| 25  | NC       |               | Do Not Connect This Pin         |
| 26  | NC       |               | Connect to GND                  |
| 27  | NC       |               | Connect to GND                  |
| 28  | P1-1     | Digital I/O   | 20mA drive capability           |
| 29  | P2-0     | Digital I/O   | Port 2.0                        |
| 30  | P0-6     | Digital I/O   | Port 0.6                        |
| 31  | P1-7     | Digital I/O   | Port 1.7                        |
| 32  | P1-6     | Digital I/O   | Port 1.6                        |
| 33  | P1-5     | Digital I/O   | Port 1.5                        |
| 34  | P1-4     | Digital I/O   | Port 1.4                        |
| 35  | P1-0     | Digital I/O   | 20mA drive capability           |
| 36  | GND      | Ground        | Connect to GND                  |

Page 4 of 15

## 6. Electrical Specifications

# $\textbf{6.1} \quad \textbf{ABSOLUTE MAXIMUM RATINGS}^{^{(1)}}$

|                            |                                                  | MIN  | MAX        | UNIT |
|----------------------------|--------------------------------------------------|------|------------|------|
| Supply voltage             | All supply pins must have the same voltage       | -0.3 | 3.9        | V    |
| Voltage on any digital nin |                                                  | -0.3 | VDD + 0.3, | V    |
| Voltage on any digital pin |                                                  | -0.3 | ≤ 3.9      | V    |
| Input RF level             |                                                  |      | 10         | dBm  |
| Storage temperature        |                                                  | -40  | 125        | °C   |
| range                      |                                                  | -40  | 123        | )    |
|                            | All pads, according to human-body model, JEDEC   |      | 2          | kV   |
| ESD(2)                     | STD 22, method A114                              |      | 2          | ΚV   |
| LOD(2)                     | According to charged-device model, JEDEC STD 22, |      | 500        | V    |
|                            | method C101                                      |      | 300        | V    |

- (1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) CAUTION: ESD-sensitive device. Precautions should be used when handling the device in order to prevent permanent damage.

#### 6.2 RECOMMENDED OPERATING CONDITIONS

|                                         | MIN | MAX | UNIT |
|-----------------------------------------|-----|-----|------|
| Operating ambient temperature range, TA | -40 | 125 | °C   |
| Operating supply voltage                | 2   | 3.6 | V    |

#### 6.3 ELECTRICAL CHARACTERISTICS

Measured on Texas Instruments CC2540 EM reference design with TA = 25°C and VDD = 3 V

| PARAMETER |                                                                           | TEST CONDITIONS                                                                                                                                                  | MIN | TYP       | MAX       | UNIT |
|-----------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|-----------|------|
|           |                                                                           | Power mode 1. Digital regulator on; 16-MHz RCOSC and 32-MHz crystal oscillator off; 32.768-kHz XOSC, POR, BOD and sleep timer active; RAM and register retention |     | 235       |           |      |
| Icore     | Core<br>current<br>consum                                                 | Power mode 2. Digital regulator off; 16-MHz RCOSC and 32-MHz crystal oscillator off; 32.768-kHz XOSC, POR, and sleep timer active; RAM and register retention    |     | 0.9       |           | uA   |
|           | ption                                                                     | Power mode 3. Digital regulator off; no clocks; POR active; RAM and register retention                                                                           |     | 0.4       |           |      |
|           |                                                                           | Low MCU activity: 32-MHz XOSC running. No radio or peripherals. No flash access, no RAM access.                                                                  |     | 6.7       |           | mA   |
|           | Peripheral Current Consumption (Adds to core current lcore for each perip |                                                                                                                                                                  |     | eral unit | activated | )    |
|           | Timer 1                                                                   | Timer running, 32-MHz XOSC used                                                                                                                                  |     | 90        |           | mA   |
|           | Timer 2                                                                   | Timer running, 32-MHz XOSC used                                                                                                                                  |     | 90        |           | mA   |

Page 5 of 15

| Iperi | Timer 3 | Timer running, 32-MHz XOSC used | 60  | mA |
|-------|---------|---------------------------------|-----|----|
|       | Timer 4 | Timer running, 32-MHz XOSC used | 70  | mA |
|       | Sleep   | Including 32.753-kHz RCOSC      | 0.6 | mA |
|       | timer   | including 32.755-KHZ RCOSC      | 0.0 | ША |
|       | ADC     | When converting                 | 1.2 | mA |

#### 6.4 GENERAL CHARACTERISTICS

Measured on Texas Instruments CC2540 EM reference design with TA = 25°C and VDD = 3 V

|                                 | TEST CONDITIONS                                                | MIN | TYP | MAX | UNIT |
|---------------------------------|----------------------------------------------------------------|-----|-----|-----|------|
| WAKE-UP AND TIMING              |                                                                |     |     |     |      |
| Power mode 1 → active           | Digital regulator on, 16-MHz RCOSC and 32-MHz crystal          |     | 4   |     | ma   |
| Power mode 1 → active           | oscillator off. Start-up of 16-MHz RCOSC                       |     | 4   |     | ms   |
| Power mode 2 or 3 $\rightarrow$ | Digital regulator off, 16-MHz RCOSC and 32-MHz crystal         |     | 120 |     | ma   |
| active                          | oscillator off. Start-up of regulator and 16-MHz RCOSC         |     | 120 |     | ms   |
|                                 | Crystal ESR = 16 $\Omega$ . Initially running on 16-MHz RCOSC, |     | 410 |     | ma   |
| $Active \to TX \; or \; RX$     | with 32-MHz XOSC OFF                                           |     | 410 |     | ms   |
|                                 | With 32-MHz XOSC initially on                                  |     | 160 |     | ms   |

#### 6.6 RF RECEIVE SECTION

Measured on Texas Instruments CC2540 EM reference design with  $T_A = 25^{\circ}C$ , VDD = 3 V,  $f_c = 2440$  MHz 1 Mbps, GFSK, 250-kHz deviation, *Bluetooth* low energy mode, and 0.1% BER<sup>(1)</sup>

| PARAMETER                      | TEST CONDITIONS                                    | MIN  | TYP         | MAX | UNIT |
|--------------------------------|----------------------------------------------------|------|-------------|-----|------|
| Receiver sensitivity(2)        | High-gain mode                                     |      | -93         |     | dBm  |
| Receiver sensitivity(2)        | Standard mode                                      |      | -87         |     | dBm  |
| Saturation(3)                  |                                                    |      | 6           |     | dBm  |
| Co-channel rejection(3)        |                                                    |      | <b>-</b> 5  |     | dB   |
| Adjacent-channel rejection(3)  | ±1 MHz                                             |      | 5           |     | dB   |
| Alternate-channel rejection(3) | ±2 MHz                                             |      | 30          |     | dB   |
| Blocking(3)                    |                                                    |      | -30         |     | dBm  |
| Frequency error tolerance(4)   | Including both initial tolerance and drift         | -250 |             | 250 | kHz  |
| Symbol rate error              |                                                    | -80  |             | 80  | 222  |
| tolerance(5)                   |                                                    | -60  |             | 80  | ppm  |
| Spurious emission. Only        | Conducted measurement with a 50-Ωsingle-ended      |      |             |     |      |
| largest spurious emission      | load. Complies with EN 300 328, EN 300 440 class   |      | <b>-</b> 75 |     | dBm  |
| stated within each band.       | 2, FCC CFR47, Part 15 and ARIB STD-T-66            |      |             |     |      |
|                                | RX mode, standard mode, no peripherals active, low |      | 19.6        |     |      |
| Current consumption            | MCU activity, MCU at 250 kHz                       |      | 19.0        |     | mA   |
| Current consumption            | RX mode, high-gain mode, no peripherals active,    |      | 00.4        |     | IIIA |
|                                | low MCU activity, MCU at 250 kHz                   |      | 22.1        |     |      |

#### (1) 0.1% BER maps to 30.8% PER

(2) The receiver sensitivity setting is programmable using a TI BLE stack vendor-specific API command. The default value is standard mode.

Page 6 of 15

- (3) Results based on standard gain mode
- (4) Difference between center frequency of the received RF signal and local oscillator frequency
- (5) Difference between incoming symbol rate and the internally generated symbol rate

#### 6.7 RF TRANSMIT SECTION

Measured on Texas Instruments CC2540 EM reference design with T<sub>A</sub> = 25°C, VDD = 3 V and

 $f_c = 2440 \text{ MHz}$ 

| PARAMETER           | TEST CONDITIONS                                            | MIN TYP | MAX | UNIT  |
|---------------------|------------------------------------------------------------|---------|-----|-------|
|                     | Delivered to a single-ended 50-Ωload through a balun using | 4       |     |       |
| Output power        | maximum recommended output power setting                   | 4       |     | dBm   |
|                     | Delivered to a single-ended 50-Ωload through a balun using | -20     |     | QDIII |
|                     | minimum recommended output power setting                   | -20     |     |       |
| Programmable output | Delivered to a single-ended 50 Ωload through a balun       | 24      |     | dB    |
| power range         |                                                            | 24      |     |       |
|                     | Conducted measurement with a 50-Ωsingle-ended load.        |         |     |       |
| Spurious emissions  | Complies with EN 300 328, EN 300 440 class 2, FCC          | -41     |     | dBm   |
|                     | CFR47, Part 15 and ARIB STD-T-66(1)                        |         |     |       |
|                     | TX mode, –23-dBm output power, no peripherals active,      | 21.1    |     |       |
|                     | low MCU activity, MCU at 250 kHz                           | 21.1    |     |       |
|                     | TX mode, –6-dBm output power, no peripherals active, low   | 23.8    |     |       |
| Current consumption | MCU activity, MCU at 250 kHz                               |         |     | mΛ    |
| Current consumption | TX mode, 0-dBm output power, no peripherals active, low    | 27      | mA  | IIIA  |
|                     | MCU activity, MCU at 250 kHz                               | 21      |     |       |
|                     | TX mode, 4-dBm output power, no peripherals active, low    | 31.6    |     |       |
|                     | MCU activity, MCU at 250 kHz                               | 31.0    |     |       |
| Optimum load        | Differential impedance as seen from the RF port (RF_P and  | 70 + 32 | 0   | 0     |
| impedance           | RF_N) toward the antenna                                   | 70 + j3 | U   | Ω     |

(1) Designs with antenna connectors that require conducted ETSI compliance at 64 MHz should insert an LC resonator in front of the antenna connector. Use a 1.6-nH inductor in parallel with a 1.8-pF capacitor. Connect both from the signal trace to a good RF ground

#### 6.8 ANALOG TEMPERATURE SENSOR

Measured on Texas Instruments CC2540 EM reference design with TA = 25°C and VDD = 3 V

|                                      | TEST CONDITIONS                        | MIN TYP MAX | UNIT       |
|--------------------------------------|----------------------------------------|-------------|------------|
| Output at 25°C                       |                                        | 1480        | 12-bit ADC |
| Temperature coefficient              |                                        | 4.5         | /1°C       |
| Voltage coefficient                  |                                        | 1           | /0.1 V     |
| Initial accuracy without calibration | Measured using integrated ADC, using   | ±10         | °C         |
| Initial accuracy without calibration | internal bandgap voltage reference and | ±10         | C          |
| Accuracy using 1-point calibration   | maximum resolution                     | ±5          | °C         |
| (entire temperature range)           |                                        | 13          | C          |

| Current consumption when enabled | 0.5 | A  |
|----------------------------------|-----|----|
| (ADC current not included)       | 0.5 | mA |

#### 6.9 ADC CHARACTERISTICS

TA =  $25^{\circ}$ C and VDD = 3 V, unless otherwise noted.

|                                         | PARAMETER                               | TEST CONDITIONS                                | MIN  | TYP   | MAX | UNIT |
|-----------------------------------------|-----------------------------------------|------------------------------------------------|------|-------|-----|------|
|                                         | Input voltage                           | VDD is voltage on AVDD5 pin                    | 0    |       | VDD | V    |
|                                         | External reference voltage              | VDD is voltage on AVDD5 pin                    | 0    |       | VDD | ٧    |
| External reference voltage differential | V <sub>DD</sub> is voltage on AVDD5 pin |                                                | 0    |       | VDD | V    |
| Input<br>resistance,<br>signal          | Using 4-MHz<br>clock speed              |                                                |      | 197   |     | kΩ   |
|                                         | Full-scale signal(1)                    | Peak-to-peak, defines 0<br>dBFS                |      | 2.97  |     | ٧    |
|                                         |                                         | Single-ended input, 7-bit setting              |      | 5.7   |     |      |
| ENOB(1)                                 |                                         | Single-ended input, 9-bit setting              |      | 7.5   |     |      |
|                                         |                                         | Single-ended input, 10-bit setting             |      | 9.3   |     |      |
|                                         | Effective number of bits                | Single-ended input, 12-bit setting             |      | 10.8  |     | bits |
|                                         |                                         | Differential input, 7-bit setting              |      | 6.5   |     |      |
|                                         |                                         | Differential input, 9-bit setting              |      | 8.3   |     |      |
|                                         |                                         | Differential input, 10-bit setting             |      | 10.0  |     |      |
|                                         |                                         | Differential input, 12-bit setting             | 11.5 |       |     |      |
|                                         | Useful power<br>bandwidth               | 7-bit setting, both single and differential    |      | 0–20  |     | kHz  |
| TUDA                                    | Total harmonic                          | Single-ended input, 12-bit setting, –6 dBFS    |      | -75.2 |     | ٩D   |
| THD(1)                                  | distortion                              | Differential input, 12-bit<br>setting, –6 dBFS |      | -86.6 |     | dB   |
|                                         | Signal to nonharmonic                   | Single-ended input, 12-bit setting             |      | 70.2  |     | dB   |
|                                         | ratio(1)                                | Differential input, 12-bit setting             |      | 79.3  |     |      |

|          |                    | setting, -6 dBFS                                        |                                      |       |      |           |  |  |
|----------|--------------------|---------------------------------------------------------|--------------------------------------|-------|------|-----------|--|--|
|          |                    | Differential input, 12-bit                              |                                      |       |      |           |  |  |
|          |                    | setting, –6 dBFS                                        |                                      | 88.9  |      |           |  |  |
| CMRR     |                    | Differential input, 12-bit                              |                                      |       |      |           |  |  |
|          | Common-mode        | ·                                                       |                                      |       |      | dB        |  |  |
| CIVINN   | rejection ratio    | setting, 1-kHz sine (0 dBFS), limited by ADC resolution |                                      | >84   |      | uБ        |  |  |
|          |                    | -                                                       |                                      |       |      |           |  |  |
|          | Cranatalli         | Single-ended input, 12-bit                              | >84                                  |       |      | ٩D        |  |  |
|          | Crosstalk          | setting, 1-kHz sine (0 dBFS),                           |                                      |       |      | dB        |  |  |
|          | 0#1                | limited by ADC resolution                               |                                      | 0     |      | >/        |  |  |
|          | Offset             | Midscale                                                |                                      | -3    |      | mV        |  |  |
|          | Gain error         |                                                         |                                      | 0.68% |      |           |  |  |
| DNL(1)   | Differential       | 12-bit setting, mean                                    |                                      | 0.05  |      | LSB       |  |  |
|          | nonlinearity       | 12-bit setting, maximum                                 | 0.9                                  |       |      |           |  |  |
| INL(1)   | Integral           | 12-bit setting, mean                                    |                                      | 4.6   |      | LSB       |  |  |
| . ,      | nonlinearity       | 12-bit setting, maximum                                 |                                      | 13.3  |      |           |  |  |
|          |                    | Single-ended input, 7-bit                               | 35.4                                 |       |      |           |  |  |
|          |                    | setting                                                 |                                      |       |      |           |  |  |
|          |                    | Single-ended input, 9-bit                               | 46.8                                 |       |      |           |  |  |
|          |                    | setting                                                 |                                      | 40.0  |      |           |  |  |
|          | Signal-to-noise-an | Single-ended input, 10-bit                              | 57.5                                 |       |      |           |  |  |
|          |                    | setting                                                 |                                      | 57.5  |      |           |  |  |
| SINAD(1) |                    | Single-ended input, 12-bit                              | gle-ended input, 12-bit setting 66.6 |       | 66.6 | dB        |  |  |
| (-THD+N) | d-distortion       | setting                                                 |                                      |       |      |           |  |  |
|          |                    | Differential input, 7-bit setting                       |                                      | 40.7  |      |           |  |  |
|          |                    | Differential input, 9-bit setting                       |                                      | 51.6  |      |           |  |  |
|          |                    | Differential input, 10-bit                              | C4.0                                 |       |      |           |  |  |
|          |                    | setting                                                 |                                      | 61.8  | 8    |           |  |  |
|          |                    | Differential input, 12-bit                              | 70.8                                 |       |      |           |  |  |
|          |                    | setting                                                 |                                      |       |      |           |  |  |
|          |                    | 7-bit setting                                           |                                      | 20    |      |           |  |  |
|          |                    | 9-bit setting                                           |                                      | 36    |      |           |  |  |
|          | Conversion time    | 10-bit setting                                          |                                      | 68    |      | ms        |  |  |
|          |                    | 12-bit setting                                          |                                      | 132   |      |           |  |  |
|          | Power              |                                                         |                                      |       |      |           |  |  |
|          | consumption        |                                                         |                                      | 1.2   |      | mA        |  |  |
|          | Internal reference |                                                         |                                      |       |      |           |  |  |
|          | voltage            |                                                         |                                      | 1.15  |      | V         |  |  |
|          | Internal reference |                                                         |                                      |       |      |           |  |  |
|          | VDD coefficient    |                                                         |                                      | 4     |      | mV/V      |  |  |
|          | Internal reference |                                                         |                                      |       |      |           |  |  |
|          | temperature        |                                                         |                                      | 0.4   |      | mV/10°C   |  |  |
|          | coefficient        |                                                         |                                      | 0.4   |      | 1117/10 0 |  |  |
|          | Coemicient         |                                                         |                                      |       |      |           |  |  |

(1) Measured with 300-Hz sine-wave input and VDD as reference.

#### 6. 10 DC CHARACTERISTICS

TA = 25°C, VDD = 3 V, unless otherwise noted.

|                                       | TEST CONDITIONS   | MIN | TYP | MAX | UNIT |
|---------------------------------------|-------------------|-----|-----|-----|------|
| Logic-0 input voltage                 |                   |     |     | 0.5 | V    |
| Logic-1 input voltage                 |                   | 2.5 |     |     | V    |
| Logio O input ourrent                 | Input aguala 0 V  | -50 |     |     | nA   |
| Logic-0 input current                 | Input equals 0 V  | 50  |     |     | IIA  |
| Logic-1 input current                 | Input equals VDD  | -50 |     | 50  | nA   |
| I/O-pin pullup and pulldown resistors |                   |     | 20  |     | kΩ   |
| Logic-0 output voltage, 4-mA pins     | Output load 4 mA  | 0.5 |     |     | V    |
| Logic-1 output voltage, 4-mA pins     | Output load 4 mA  | 2.4 |     |     | V    |
| Logic-0 output voltage, 20-mA pins    | Output load 20 mA | 0.5 |     |     | V    |
| Logic-1 output voltage, 20-mA pins    | Output load 20 mA | 2.4 |     |     | V    |

### 7. BLOCK DESCRIPTION

#### **CPU and Memory**

The **8051 CPU core** is a single-cycle 8051-compatible core. It has three different memory access busses (SFR, DATA, and CODE/XDATA), a debug interface, and an 18-input extended interrupt unit.

The **memory arbiter** is at the heart of the system, as it connects the CPU and DMA controller with the physical memories and all peripherals through the SFR bus. The memory arbiter has four memory-access points, access of which can map to one of three physical memories: an SRAM, flash memory, and XREG/SFR registers. It is responsible for performing arbitration and sequencing between simultaneous memory accesses to the same physical memory.

The **SFR bus** is drawn conceptually in Figure 8 as a common bus that connects all hardware peripherals to the memory arbiter. The SFR bus in the block diagram also provides access to the radio registers in the radio register bank, even though these are indeed mapped into XDATA memory space.

The **8-KB SRAM** maps to the DATA memory space and to parts of the XDATA memory spaces. The SRAM is an ultralow-power SRAM that retains its contents even when the digital part is powered off (power modes 2 and 3).

The **128/256 KB flash block** provides in-circuit programmable non-volatile program memory for the device, and maps into the CODE and XDATA memory spaces.

#### **Peripherals**

Writing to the flash block is performed through a **flash controller** that allows page-wise erasure and 4-bytewise programming. See User Guide for details on the flash controller.

A versatile five-channel **DMA controller** is available in the system, accesses memory using the XDATA memory space, and thus has access to all physical memories. Each channel (trigger, priority, transfer mode, addressing mode, source and destination pointers, and

Page 10 of 15

transfer count) is configured with DMA descriptors that can be located anywhere in memory. Many of the hardware peripherals (AES core, flash controller, USARTs, timers, ADC interface, etc.) can be used with the DMA controller for efficient operation by performing data transfers between a single SFR or XREG address and flash/SRAM.

Each CC2540 contains a unique 48-bit IEEE address that can be used as the public device address for a *Bluetooth* device. Designers are free to use this address, or provide their own, as described in the *Bluetooth* specfication.

The **interrupt controller** services a total of 18 interrupt sources, divided into six interrupt groups, each of which is associated with one of four interrupt priorities. I/O and sleep timer interrupt requests are serviced even if the device is in a sleep mode (power modes 1 and 2) by bringing the CC2540 back to the active mode.

The **debug interface** implements a proprietary two-wire serial interface that is used for in-circuit debugging. Through this debug interface, it is possible to erase or program the entire flash memory, control which oscillators are enabled, stop and start execution of the user program, execute instructions on the 8051 core, set code breakpoints, and single-step through instructions in the code. Using these techniques, it is possible to perform in-circuit debugging and external flash programming elegantly.

The **I/O** controller is responsible for all general-purpose I/O pins. The CPU can configure whether peripheral modules control certain pins or whether they are under software control, and if so, whether each pin is configured as an input or output and if a pullup or pulldown resistor in the pad is connected. Each peripheral that connects to the I/O pins can choose between two different I/O pin locations to ensure flexibility in various applications.

The **sleep timer** is an ultralow-power timer that can either use an external 32.768-kHz crystal oscillator or an internal 32.753-kHz RC oscillator. The sleep timer runs continuously in all operating modes except power mode

3. Typical applications of this timer are as a real-time counter or as a wake-up timer to get out of power modes 1 or 2.

A built-in **watchdog timer** allows the CC2540 to reset itself if the firmware hangs. When enabled by software, the watchdog timer must be cleared periodically; otherwise, it resets the device when it times out.

**Timer 1** is a 16-bit timer with timer/counter/PWM functionality. It has a programmable prescaler, a 16-bit period value, and five individually programmable counter/capture channels, each with a 16-bit compare value. Each of the counter/capture channels can be used as a PWM output or to capture the timing of edges on input signals. It can also be configured in IR generation mode, where it counts timer 3 periods and the output is ANDed with the output of timer 3 to generate modulated consumer IR signals with minimal CPU interaction.

**Timer 2** is a 40-bit timer used by the *Bluetooth* low energy stack. It has a 16-bit counter with a configurable timer period and a 24-bit overflow counter that can be used to keep track of the number of periods that have transpired. A 40-bit capture register is also used to record the exact time at which a start-of-frame delimiter is received/transmitted or the exact time at which transmission ends. There are two 16-bit timer-compare registers and two 24-bit overflow-compare registers that can be used to give exact timing for start of RX or TX to the

radio or general interrupts.

**Timer 3 and timer 4** are 8-bit timers with timer/counter/PWM functionality. They have a programmable prescaler, an 8-bit period value, and one programmable counter channel with an 8-bit compare value. Each of the counter channels can be used as PWM output.

**USART 0** and **USART 1** are each configurable as either an SPI master/slave or a UART. They provide double buffering on both RX and TX and hardware flow control and are thus well suited to high-throughput full-duplex applications. Each USART has its own high-precision baud-rate generator, thus leaving the ordinary timers free for other uses. When configured as SPI slaves, the USARTs sample the input signal using SCK directly instead of using some oversampling scheme, and are thus well-suited for high data rates.

The **AES** encryption/decryption core allows the user to encrypt and decrypt data using the AES algorithm with 128-bit keys. The AES core also supports ECB, CBC, CFB, OFB, CTR, and CBC-MAC, as well as hardware support for CCM.

The **ADC** supports 7 to 12 bits of resolution with a corresponding range of bandwidths from 30-kHz to 4-kHz, respectively. DC and audio conversions with up to eight input channels (I/O controller pins) are possible. The inputs can be selected as single-ended or differential. The reference voltage can be internal, AVDD, or a single-ended or differential external signal. The ADC also has a temperature-sensor input channel. The ADC can automate the process of periodic sampling or conversion over a sequence of channels.

The **operational amplifier** is intended to provide front-end buffering and gain for the ADC. Both inputs as well as the output are available on pins, so the feedback network is fully customizable. A chopper-stabilized mode is available for applications that need good accuracy with high gain.

The ultralow-power **analog comparator** enables applications to wake up from PM2 or PM3 based on an analog signal. Both inputs are brought out to pins; the reference voltage must be provided externally. The comparator output is connected to the I/O controller interrupt detector and can be treated by the MCU as a regular I/O pin interrupt

## 8. Solder Profiles





Typical Lead-Free Re-flow Solder Profile

Key features of the profile:

- Initial Ramp = 1-2.5° C/sec to 175° C±25° C equilibrium
- Equilibrium time = 60 to 180 seconds
- Ramp to Maximum temperature (250°C) = 3°C/sec max.
- Time above liquidus temperature (217°C): 45-90 seconds
- Device absolute maximum reflow temperature: 260° C

Devices will withstand the specified profile. Lead-free devices will withstand up to three reflows to a maximum temperature of 260° C.

Notes: They need to be baked prior to mounting.

## 9. Physical Dimensions



| a       | b      | С      | d     | е      | g      | Unit |
|---------|--------|--------|-------|--------|--------|------|
| 570     | 70     | 32     | 50    | 800    | 1250   | mil  |
| 14. 478 | 1. 778 | 0.8128 | 1. 27 | 20. 32 | 31. 75 | mm   |

## Recommend PCB Layout



| a      | b       | С     | d      | е    | g     | h     | k     | Unit |
|--------|---------|-------|--------|------|-------|-------|-------|------|
| 655    | 525     | 70    | 32     | 50   | 800   | 1250  | 70    | mil  |
| 16.637 | 13. 335 | 1.778 | 0.8128 | 1.27 | 20.32 | 31.75 | 1.778 | mm   |

#### Chongqing JINOU Science and Technology Development Co., Ltd.

Address: Huaxuan Road 108# , Hi-Tech Development Zone, Chongqing, 400041, P.R. China

Postcode: 400041

Website: www.oemblue.com
Tel.: +86-23-68798999
Fax: +86-23-68644164
E-mail: OEMblue@gmail.com